# **DIGITAL CIRCUITS TEST 4**

#### Number of Questions: 25

*Directions for questions 1 to 25:* Select the correct alternative from the given choices.

1. The ripple counter shown in figure works as a



- (A) Mod-6 up counter (B) Mod-5 up counter
- (C) Mod-5 Down counter (D) Mod-6 Down counter
- 2. Consider the given circuit



In this circuit, the race around condition

- (A) does not occur
- (B) occurs when clk = 0
- (C) occurs when clk = 0, A = 1 and X = Y = 1
- (D) occurs when clk = 1, A = 1
- **3.** Three, modulo-4 counters are cascaded together then the resultant counter modulus is
  - (A)  $3 \times 4$  (B)  $3^4$

(C) 
$$4 \times 4 \times 4$$
 (D)  $3 + 4$ 

**4.** Which of the following flipflop configuration works as *T* flip flop?



5. '*n*' bit Binary *UP* counter is connected to  $n \times 2^n$ Demultiplxer with input I = 1, as shown in the figure.



If the counter starts from reset, the above configuration works as

- (A) Modulo  $-2^n$  twisted ring counter
- (B) Modulo -n ring counter
- (C) Modulo -2n Johnson counter
- (D) Modulo  $-2^n$  ring counter
- 6. Consider the following circuit with initial state  $Q_o = Q_1$ = 0. The *D* flipflops are positive edge triggered.



Consider the following timing diagrams of *X* and clk. Which one is the correct wave form of *Y*?



7. Six *JK* Flip flops are cascaded to form the circuit shown in figure. Clock pulses at a frequency of 128 kHz are applied as shown, The frequency (in kHz) of the wave form at  $Q_4$  is \_\_\_\_\_.



- (C) 8 kHz (D) 4 kHz
- 8. The following truth table has to be realized with *D* flip flop.



#### Time: 60 min.

Then what is the equation of combinational logic circuit output in terms of X, Y and  $Q_n$ ?

- (A)  $D = \overline{X} Q_n + Y \overline{Q_n}$  (B)  $D = X \overline{Q_n} + \overline{Y} Q_n$ (C)  $D = XY \sum Q_n$  (D)  $D = (X + Y) \sum Q_n$
- **9.** A clocked sequential circuit has 3 states *A*, *B*, *C* and 1 input *X*. As long as input X = 0, the circuit alternates between states *A* and *B*, if input X = 1 (either in state *A* or *B*), The circuit goes to state *C* and remain in state *C* as long as X = 1, from state *C*, circuit returns to state *A* when input X = 0, and then a repeats its behavior. Assume A = 01, B = 10, C = 11 the state diagram will be?



**10.** Find the state (*AB*) diagram for the following sequential circuit?



11. The following program is intended to clear memory locations starting from memory address 0000H. How many memory locations will be cleared? (A = 01H)

|       | LXI | Н, 0010Н |
|-------|-----|----------|
|       | ORA | A        |
| loop: | MVI | M,00H    |
|       | DCX | H        |
|       | JNZ | loop     |
|       | HLT |          |

- (A) 10
- (B) 9
- (C) 16
- (D) a large memory block will be erased
- **12.** The following program reads one data byte (*X*) at a time from input port1.

| IN      | PORT1       |
|---------|-------------|
| MVI     | В, 20Н      |
| CMP     | В           |
| JC      | REJECT      |
| JM      | REJECT      |
| STA     | 3010H       |
| JMP     | ACCEPT      |
| REJECT: | JMP INVALID |
|         |             |

Indentify the range of number is Decimal that will transfer the program to location INVALID.

- (A) 20H < X < A0H
- (B) X < 20H and X > A0H
- (C) X < 32 and X > 160
- (D) 32 < X < 160

14.

**13.** At the end of the following program IXI SP 314 F H

| LAI  | SI, JIAL I. |
|------|-------------|
| MOV  | С, 00Н      |
| PUSH | В           |
| POP  | PSW         |
| RET  |             |

- (A) The contents of Accumulator has been reset
- (B) All the flags has been reset
- (C) The contents of Accumulator and Register *B* has been swapped.
- (D) Program status word is loaded on stack.



A R/W memory is interfaced with 8085 microprocessor as shown. What is the range of memory map connected to  $O_3$  line.

| (A) | 6800 – 6FFFH | (B) | 9000 -   | 98FFH |
|-----|--------------|-----|----------|-------|
| (C) | 9800 – 9FFFH | (D) | ) 2300 - | 2FFFH |

15. If we use all output lines (O<sub>7</sub> - O<sub>0</sub>) of the above decoder circuit to select eight memory chips of the same size (2048 × 8). What is the total range of the memory map?
(A) 8000 - BFFFH
(B) 9000 - CFFFH
(C) 7000 - AFFFH
(D) 0800 - ABFFH

16. The following program get a data byte Byte 1 to Accumulator, then the output at PORT address 01H is?

| 0111101 |           |
|---------|-----------|
| MVI     | A, Byte 1 |
| ORA     | Α         |
| JM      | OUTPUT    |
| OUT     | 01H       |
| HLT     |           |
| OUTPUT: | CMA       |
|         | ADI 01H   |
|         | OUT 01H   |
|         | HLT       |

- (A) positive numbers except 00H, 01H
- (B) negative numbers
- (C) negative numbers except 00H, 01H
- (D) positive numbers and negative numbers 2's complement
- 17. Which one of the following is not true during the execution of an interrupt service routine, which does not contain any EI instruction?
  - (A) The  $\mu P$  can be interrupted by a non maskable interrupt
  - (B) The  $\mu P$  cannot be interrupted by any interrupt
  - (C) The  $\mu P$  cannot be interrupted by a maskable interrupt
  - (D) All interrupts except the non maskable interrupt are disable.
- 18. Match with the semiconductor technology used for fabrication

| List-I                                 | List-II                                                                               |  |
|----------------------------------------|---------------------------------------------------------------------------------------|--|
| P. dynamic RAM                         | 1. bipolar technology                                                                 |  |
| Q. static RAM                          | 2. MOS technology                                                                     |  |
| R. EPROM                               | 3. either bipolar or MOS technology                                                   |  |
| (A) $P-2, Q-1, R$<br>(C) $P-2, Q-3, R$ | $\begin{array}{ccc} -2 & (B) & P-1, Q-2, R-3 \\ -2 & (D) & P-2, Q-1, R-3 \end{array}$ |  |

**19.** The resolution of a D/A converter is approximately 0.4 percent of its full scale range. It is

| (A)          | an 8 bit converter | (B)          | a 10 bit converter |
|--------------|--------------------|--------------|--------------------|
| ( <b>(</b> ) |                    | ( <b>T</b> ) |                    |

- (C) a 12 bit converter (D) a 16 bit converter
- **20.** For a 12 bit A/D converter the range of input signal is 0 to +10V. The voltage corresponding to 1 LSB will be

| (A) | 0       | (B) | 0.0012V |
|-----|---------|-----|---------|
| (C) | 0.0024V | (D) | 0.833V  |

**21.** A D/A converter has 5 V full scale output voltage and an accuracy of + 0.2%, the maximum error for any output voltage will be

| (A)                      | 5 mV          | (B) | 10 mV       |
|--------------------------|---------------|-----|-------------|
| $\langle \alpha \rangle$ | <b>20 1</b> 7 |     | <b>30 T</b> |

(C) 20 mV (D) 30 mV





- (A) synchronous BCD counter
- (B) ripple counter
- (C) ring counter
- (D) twisted ring counter
- 23. Symmetrical square wave of time period 200  $\mu$ s can be obtained from square wave of time period of 20 µs by using a
  - (A) 4-bit binary counter
  - (B) divide by 5 counter
  - (C) BCD counter
  - (D) divide by 5 counter followed by a divide by 2 counter
- 24. The outputs Q and  $\overline{Q}$  of a master slave SR flipflop are connected to its R and S inputs respectively. What happens to output Q when clock pulses are applied.
  - (A) permanently 0
  - (B) permanently 1
  - (C) fixed 0 or 1
  - (D) complementing with every clock pulse
- **25.** A 3 bit gray counter is used to control the output of the multiplexer as shown in figure, the initial state of the counter is 000. The output is pulled high, the output of the circuit follows the sequence



(A) 
$$1, I_0, I_1, 1, 1, I_3, I_2, 1, 1$$

- (D)  $1, I_0, 1, I_1, I_2, 1, I_3, 1, I$

| Answer Keys  |              |              |              |              |             |       |              |              |              |
|--------------|--------------|--------------|--------------|--------------|-------------|-------|--------------|--------------|--------------|
| 1. D         | <b>2.</b> D  | <b>3.</b> C  | <b>4.</b> D  | 5. D         | <b>6.</b> A | 7. D  | <b>8.</b> A  | <b>9.</b> C  | 10. B        |
| 11. D        | <b>12.</b> C | <b>13.</b> B | 14. C        | 15. A        | 16. D       | 17. B | <b>18.</b> C | <b>19.</b> A | <b>20.</b> C |
| <b>21.</b> B | <b>22.</b> D | 23. D        | <b>24.</b> D | <b>25.</b> B |             |       |              |              |              |

### HINTS AND EXPLANATIONS

7.

- 1. All flipflops have J = K = 1, so all are toggle switches The output of flipflop is connected to rising edge clk input of next flip flop, so Down counter. clk input is given to flip flop *A*. (*LSB*). Preset is active high, so as preset = 1, all flip flops get 111, so AND gate o/p = 1, when A = 1, B = 0, C = 0 as *A*,  $\overline{B}$ ,  $\overline{C}$  are inputs, so the *CBA* = 001, modulus = 111 - 001 = 6. Choice (D)
- The given circuit is T latch, The input A is connected to first two NAND gates (J, K inputs connected together to make T latch)

So race around condition occurs when A = 1, clk = 1. Choice (D)

**3.** When two counters are connected in cascade, the resultant modulus is the multiplication of the individual modulus.

So 3 counters are connected so resultant modulus  $= 4 \times 4 \times 4 = 64$ . Choice (C)

- 4. JK flip flop works as *T* flip flop if J = K = TFor *D* flip flop  $Q_{n+1} = D$ ,  $Q_{n+1} = T \oplus Q_n$  (T flip flop) So by taking  $D = T \oplus Q_n$  we get *T* flip flop. Choice (D)
- 5. *n* bit binary *UP* counter counts in Binary sequence, so same binary sequence is applied to Demultiplexer, so input I = 1, will be at output in sequence, for 3 bit example.

| $\boldsymbol{Q}_{2}  \boldsymbol{Q}_{1}  \boldsymbol{Q}_{0}$ | <b>S</b> <sub>2</sub> <b>S</b> <sub>1</sub> <b>S</b> <sub>0</sub> | $\mathbf{Y}_{0} \mathbf{Y}_{1} \mathbf{Y}_{2} \dots \mathbf{Y}_{7}$ |
|--------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|
| 000                                                          | 000                                                               | 1 0 0 0                                                             |
| 001                                                          | 001                                                               | 0100                                                                |
| 010                                                          | 010                                                               | 0 0 1 0                                                             |

It works like a module  $2^n$  ring counter. Choice (D)

6. For *D* flip flop whatever input we apply, same output we get after clk pulse



Choice (A)

The frequency of 
$$Q_o = \frac{fclk}{2}$$
  
Frequency of  $Q_1 = \frac{fclk/2}{2} = \frac{fclk}{4}$   
Frequency of  $Q_2 = \frac{fclk/4}{2} = \frac{fclk}{8}$   
Frequency of  $Q_3 = \frac{fclk}{16}$   
Frequency of  $Q_4 = \frac{fclk}{32} = \frac{128}{32} = 4$  kHz  
Frequency of  $Q_5 = \frac{fclk}{64}$  Choice (D)

8. The given *XY* flip flop truth table is

| X | Y | <b>Q</b> <sub>n</sub> | <b>Q</b> <sub>n+1</sub> |
|---|---|-----------------------|-------------------------|
| 0 | 0 | 0                     | 0                       |
| 0 | 0 | 1                     | 1                       |
| 0 | 1 | 0                     | 1                       |
| 0 | 1 | 1                     | 1                       |
| 1 | 0 | 0                     | 0                       |
| 1 | 0 | 1                     | 0                       |
| 1 | 1 | 0                     | 1                       |
| 1 | 1 | 1                     | 0                       |
|   |   |                       |                         |

 $Q_{n+1} = \overline{X} Q_n + Y \overline{Q_n}$ 

The characteristic equation of D flip flop is  $Q_{n+1} = D$ , This has to work like above XY flip flop. By equating

$$Q_{n+1} = D = X Q_n + Y Q_n \qquad \text{Choice (A)}$$

9. A = 01, B = 10, alternate states when X = 0



When X = 1, A, B go to state C = 11 as long as X = 1, C will remain in same state

When X = 0, C will return to state A = 01

10. Let us consider states as AB if initially state of the circuit is 00 (reset)

|                  | AB                       | T <sub>A</sub> | T <sub>B</sub>       |                                                                                       |  |  |  |
|------------------|--------------------------|----------------|----------------------|---------------------------------------------------------------------------------------|--|--|--|
| CIK              |                          | (A + B)        | (A <sup>1</sup> + B) |                                                                                       |  |  |  |
| 0<br>1<br>2<br>3 | 0 0<br>0 1<br>1 0<br>0 0 | 0<br>1<br>1    | 1<br>1<br>0          | If initially at 00 state,<br>after 3 Clk pulses it<br>comes back to same<br>state 00. |  |  |  |
| 0<br>1           | 11<br>00                 | 1              | 1                    | If initial state is 11, it<br>goes to 00 state after<br>clock pulse                   |  |  |  |
|                  |                          |                |                      |                                                                                       |  |  |  |



Choice (B)

11. LXIH, 0010 H  $\rightarrow$  Load HL = 0010 $ORA A \rightarrow OR$  Accumulator with itself  $A = A + A \rightarrow$  contents will be same but flags will change

as per result So Z = 0, ( $A \neq 00$ H)

MVI M, 00H  $\rightarrow$  Copy 00H to memory location M address specified by HL register pair.

DCX  $H \rightarrow$  Decrement HL register pair but this instruction will not effect the flags.

JNZ loop – If No zero flag go to loop, else Halt.

but zero flag = 1 because ORA A instruction and this will iterate infinitely and a large memory block will be erased. Choice (D)

**12.** IN Port 1 – take input from port 1 to Accumulator MVI B, 20 H  $\rightarrow$  Copy 20H to B = B = 20 H CMP  $B \rightarrow$  compare B with Accumulator This will be performed by subtraction of (Accumulator

-B) if input byte is X, then as per X - B the flags will be effected.

We will get a carry flag when X - 20H < 00H [CY = 1] We will get a sign flag when X - 20 > 80H [S = 1]

JC REJECT - Jump on carry to REJECT location (CY=1)

JM REJECT - Jump as Minus to REJECT location (S = 1)

So X < 20H =  $(32)_{D}$  $X > A0H = (160)_{D}$ Choice (C)

**13.** LXI SP, 31AEH  $\rightarrow$  load SP = 31AE, initialization of stack pointer

MOV C, 00H  $\rightarrow$  The contents of C were reset C = 00H PUSH  $B \rightarrow$  The contents of *BC* register pair loaded on top of stack.

POP PSW  $\rightarrow$  retrieve the top of stack (now *BC*) to program status word (Accumulator + Flag register) So Accumulator = B, Flags = C = 00H

So contents of flag register were made reset.

Choice (B)

14. For the decoder to be enabled  $E_2 = A_M = 0$ ,  $E_3 = A_{15} = 1$ ,  $E_1 = IO/\overline{M} = D$  for memory operation Address range is to select  $O_3$ ,  $A_{13} A_{12} A_{11} - 011$ 

| A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | $A_{_9}$ | $A_{_8}$ | A <sub>7</sub> A <sub>0</sub> |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------|----------|-------------------------------|
| 1               | 0               | 0               | 1               | 1               | 0               | 0        | 0        | 00  ightarrow 9800 H          |
| 1               | 0               | 0               | 1               | 1               | 1               | 1        | 1        | 11  ightarrow 9FFFH           |

Choice (C)

15. Eight memory chips are used each of size  $2048 \times 8$  $\Rightarrow$  2k Bytes

So total size =  $8 \times 2k = 16k$  Bytes

 $O_{o}$  will be selected when  $A_{13}A_{12}A_{11}$  are 000 and  $0_{7}$  will be selected when  $A_{13} A_{12} A_{11}$  are 111. The range can be known by the first address of memory connected to  $O_0$ to last address of memory connected to  $0_{7}$ 

| A | <b>۱</b> <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> A <sub>0</sub> |
|---|------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|-------------------------------|
|   | 1                      | 0               | 0               | 0               | 0               | 0               | 0              | 0              | 00  ightarrow 8000H           |
|   | 1                      | 0               | 1               | 1               | 1               | 1               | 1              | 1              | $11 \rightarrow \text{BFFFH}$ |

Range = 8000 - BFFFH

Choice (A)

**16.** MVI A, Byte 1 - load A = Byte 1 $ORA A \rightarrow OR$  Accumulator with A itself  $A = A + A \rightarrow$  all flags will be set as per Byte 1 JM OUTPUT  $\rightarrow$  if sign = 1 (negative number) to go output else go to next instruction. OUT 01H  $\rightarrow$  Display Accumulator at port Address 01H. (positive numbers) HLT – stop

OUTPUT: CMA - Complement Accumulator

ADI 01H  $\rightarrow$  Add 01H to Accumulator

Now the contents of Accumulator are in 2's complement OUT 01H  $\rightarrow$  Display Accumulator at port Address 01H. So positive numbers and 2's complement of negative numbers will be given to OUT port Address 01H. Choice (D)

- 17. Choice (B)
- 18. Choice (C)

=

**19.** Resolution = 0.4% of full scale

$$=\frac{0.4}{100} \times F.S.V = \frac{FSV}{250}$$

Resolution = 
$$\frac{FSV}{2^n}$$

So 
$$2^n \approx 250$$
 approximately  $n = 8$  Choice (A)

**20.** Resolution = 1

$$LSB = \frac{FSV}{2^{12}} = \frac{10}{2^{12}} = \frac{10}{4096} = 0.0024$$
 V

Choice (C)

## 3.204 | Digital Circuits Test 4

- 21. Error = Full scale output × Accuracy =  $5V \times \frac{0.2}{100} = 10mV$  Choice (B)
- **22.** By observing sequence  $0000 \rightarrow 1000 \rightarrow 1100 \rightarrow 1110$  $\rightarrow 1111 \rightarrow 0111 \rightarrow 0011 \rightarrow 0001 \rightarrow 0000$ It is twisted ring counter. Choice (D)
- 23. As symmetrical square wave is required and time period got multiplied 10 times (i.e., frequency is divided 10 times)
  But *BCD* counter will not give symmetrical square wave so divide by 5 counter followed by divide by 2 counter is correct.
- **24.** Q is connected to R,  $\overline{Q}$  to S input

So 
$$Q_{n+1} = S + \overline{R} Q_n = \overline{Q}_n + \overline{Q}_n . Q_n$$

So  $Q_{n+1} = \overline{Q}_n$  so next state is complement of present state. Choice (D)

| 2 | 5. |  |
|---|----|--|
|   |    |  |

| $A_2 A_1 A_0$ | <b>E S</b> <sub>1</sub> <b>S</b> <sub>0</sub> | o/p            |
|---------------|-----------------------------------------------|----------------|
| 000           | 000                                           | I <sub>o</sub> |
| 001           | 100                                           | 1              |
| 011           | 101                                           | 1              |
| 010           | 001                                           | I <sub>1</sub> |
| 110           | 011                                           | I <sub>3</sub> |
| 111           | 111                                           | 1              |
| 101           | 110                                           | 1              |
| 100           | 010                                           | I <sub>2</sub> |
| 000           | 000                                           | I,             |

Enable is active low, when E = 1, the output is logic 1 When E = 0, output is from multiplexer.

Choice (B)